AUTHOREA
Log in
Sign Up
Browse Preprints
LOG IN
SIGN UP
Essential Site Maintenance
: Authorea-powered sites will be updated circa 15:00-17:00 Eastern on Tuesday 5 November.
There should be no interruption to normal services, but please contact us at help@authorea.com in case you face any issues.
Shu Zhou
Public Documents
2
A 0.9 V Wideband SPLL With an Adaptive Fast-Locking Circuit Achieving 24.68 μs Settli...
Binghui Wang
and 2 more
March 20, 2023
A low-power wideband self-biased phase-locked loop (SPLL) is proposed for multi-protocol SerDes applications in this letter. With the proposed adaptive fast-locking current circuit (AFLCC), the settling time is reduced significantly, and no extra power and jitter contribution. In addition, a start-up module is adopted to reset the system to an optimal initial operating frequency quickly. The proposed 1-3-GHz SPLL, fabricated in TSMC 28-nm CMOS process and occupies a compact 0.028mm2 area. It achieves a roughly constant settling time of 5 μs over all frequencies and division ratios range. Only 0.96 mW is consumed from a 0.9 V supply at 1 GHz frequency.
A Wideband PLL with Adaptive Fast-Locking Current Circuit for Bandwidth Tracking and...
Binghui Wang
and 2 more
February 23, 2023
This letter presents a 1-3GHz low-power, fast-locking self-biased phase-locked loop (SPLL) for multiprotocol SerDes applications. The PLL realizes adaptive bandwidth tracking based on fast-locking current injection, which accelerates loop acquisition and maintains reduced settling time across a wide frequency range. Additionally, a start-up module is adopted to reset the system quickly to an optimal initial operating frequency. The proposed PLL, fabricated in TSMC 28-nm CMOS process and occupies a compact 0.028mm2 area. It achieves a roughly constant settling time of 5 μs over all frequencies and division ratios range. Compared with the typical SPLL, the measured settling time can be shortened about 85% large division ratios.