AUTHOREA
Log in
Sign Up
Browse Preprints
LOG IN
SIGN UP
Essential Site Maintenance
: Authorea-powered sites will be updated circa 15:00-17:00 Eastern on Tuesday 5 November.
There should be no interruption to normal services, but please contact us at help@authorea.com in case you face any issues.
SriHarsh Pakala
Public Documents
1
Frequency-to-Voltage Converter Based Dual-Loop PLL with Variable Phase Locking Capabi...
Z Saifullah
and 3 more
September 14, 2022
A novel frequency-to-voltage converter (FVC) based phase-locked loop (PLL) is proposed to overcome the inability of an FVC-based frequency-locked loop (FLL) to lock phase. The proposed dual-loop PLL adds variable phase-locking capability, such that the phase locking angle can vary from 0o – 360o. The additional variable phase-locking can be applied in data communication in the form of phase modulation. The design is targeted for a 0.5-µm CMOS process. The proposed design generates a 480MHz clock from a reference clock of 15MHz. In simulation, the proposed PLL locks within 3.56 µs while consuming 1.61 mW of power.